## ECE 587 – Hardware/Software Co-Design Spring 2015 **Instructor:** Professor Jia Wang Office: 317 Siegel Hall Phone: 312-567-3696 E-Mail: jwang@ece.iit.edu (Please start your email subject line with [ECE587].) ## Prerequisite: CS 201 Introductory data structures, algorithms, and object-oriented programming. ECE 441 Microprocessors, memories, I/O interfaces, and interrupt systems. Though not required, you are recommended to take at least one course among ECE 429, ECE 449, and ECE 485 before taking this course. Reasonable accommodations will be made for students with documented disabilities. In order to receive accommodations, students must obtain a letter of accommodation from the Center for Disability Resources and make an appointment to speak with me as soon as possible. The Center for Disability Resources is located in the Life Sciences Building, room 218, 312-567-5744 or disabilities@iit.edu. **Class Time:** Mon./Wed. 3:15 PM – 4:30 PM Class Location: Stuart Building 113 Class Home Page: http://www.ece.iit.edu/~jwang/ece587-2015s/ Office Hrs: TBD Required Textbook: "Embedded System Design: Modeling, Synthesis and Verification" D. D. Gajski, S. Abdi, A. Gerstlauer, G. Schirner, Springer, 2009. ISBN-13: 978-1-4419-0503-1 (eBook available from http://library.iit.edu/) Course Objective: To give students a clear understanding of modern embedded system design methodologies. **Topics Covered:** Hardware/software co-design of embedded systems; models of computation; transaction-level modeling; processor and communication modeling; task and communication synthesis; high-level synthesis; design optimization; verification. **Grading:** Homeworks: 10% / Projects: 40% / Midterm Exam: 20% / Final Exam: 30%. A: $\geq 90\%$ / B: $\geq 75\%$ / C: $\geq 60\%$ . Teaching Assistants: TBD Homework and Project Policy: Late homeworks and projects will not be graded. Deadlines will NOT be extended, except for extraordinary reasons. Homeworks will be graded based on general approach and completion, and solutions will be released shortly after due date. Discussions on homeworks/projects are encouraged, but copying will call for disciplinary action. **Exam Policy:** Close book, close note, cheat sheet allowed. Makeup exams will NOT be given, except for extraordinary reasons. ## Lecture Schedule (tentative): | No. | Date | Topic | Chapters | HW & Project Out | |-----|------------------------|--------------------------------------|------------|------------------| | 1 | 1/12, 1/14 | Introduction | 1,2 | | | 2 | <del>1/19</del> , 1/21 | Models of Computation I | 3.1, Notes | | | 3 | 1/26, 1/28 | Models of Computation II | 3.1 | HW #1 | | 4 | 2/2, 2/4 | SystemC | 3.2, Notes | PRJ #1 | | 5 | 2/9, 2/11 | Models of Computation III | Notes | | | 6 | 2/16, 2/18 | System Design Methodology | 3.3 | | | 7 | 2/23, 2/25 | Processor and Communication Modeling | 3.4, 3.5 | | | 8 | 3/2, 3/4 | Transaction-Level Models | 3.6, Notes | PRJ #2 | | 9 | 3/9, 3/11 | Midterm Exam Review, Midterm Exam | | | | 10 | 3/16, 3/18 | Spring Break | | | | 11 | 3/23, 3/25 | Software Synthesis | 5 | HW #2 | | 12 | 3/30, 4/1 | Communication Synthesis | 5 | | | 13 | 4/6, 4/8 | Hardware Synthesis | 6 | HW #3 | | 14 | 4/13, 4/15 | System Synthesis | 4 | | | 15 | 4/20, 4/22 | Verification | 7 | | | 16 | 4/27, 4/29 | Final Exam Review | | | | 17 | 5/4 - 5/8 | Final Exam | | |